M24C64-W M24C64-R M24C64-F
Date
Table 26. Document revision history (continued)
Revision
Changes
28-Aug-2012
18-Nov-2013
Datasheet split into:
– M24C64-DF, M24C64-W, M24C64-R,M24C64-F (this datasheet) for
standard products (range 6),
– M24C64-125 datasheet for automotive products (range 3).
Added 8-bump thin WLCSP.
Updated single supply voltage and number of Write cycles on cover
page.
Updated Section 2.1: Serial Clock (SCL) and Section 2.2: Serial Data
(SDA).
Updated Figure 7: Block diagram.
Added Section 4.5: Device addressing.
Section 5.1: Write operations move to Section 5: Instructions and
updated.
Moved Figure 9: Write mode sequences with WC = 0 (data write
27 enabled) to Section 5.1.1: Byte Write.
Section 5.1.2: Page Write: changed address bits to A15/A5 and updated
Figure 10.
Case of locked Write identification Page removed from Section 5.1.4:
Lock Identification Page (M24C64-D only).
Updated Section 5.1.5: ECC (Error Correction Code) and Write cycling
and move Figure 11: Write cycle polling flowchart using ACK to
Section 5.1.6: Minimizing Write delays by polling on ACK.
Added note 1 in Table 6: Operating conditions (voltage range W) and
Table 7: Operating conditions (voltage range R).
Added Table 11 and updated Table 12: Memory cell data retention.
Removed note 2 in Table 16: 400 kHz AC characteristics for tQL1QL2,
tWLDL, tDHWH, and tNS.
Table 25: Ordering information scheme: removed ambient operating
temperature for device grade 5 and added Note 3. to MLP8 and WLCSP
packages.
Added text in Chapter 5.2.2: Current Address Read
Updated note (1) under Table 5: Absolute maximum ratings.
Removed note (3) in Table 2: Device select code.
28 Updated notes below Table 13: DC characteristics (M24C64-W, device
grade 6) and Table 14: DC characteristics (M24C64-R, device grade 6)
Renamed Figure 21 and Table 23.
Updated captions above Figure 22 and Figure 23.
DocID16891 Rev 30
43/45
44