DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

IRF7401 View Datasheet(PDF) - Analog Devices

Part Name
Description
Manufacturer
IRF7401
ADI
Analog Devices ADI
IRF7401 Datasheet PDF : 22 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
ADN8830
The phase adjusted output from the ADN8830 is available at
SYNCOUT (Pin 28). This pin can be used as a master clock
signal for driving other ADN8830 devices. Multiple ADN8830
devices can be either driven from a single master ADN8830
device by connecting its SYNCOUT pin to each slave’s SYNCIN
pin or daisy-chained by connecting each device’s SYNCOUT to
the next device’s SYNCIN pin.
Phase shifting is useful in systems that use more than one
ADN8830 TEC controller. It ensures the ADN8830 devices
will not switch at the same time, which could create excessive
ripple on the power supply voltage. By adjusting the phase of
each device, the switching transients can be spaced equally over
the clock period, reducing potential supply ripple and easing the
instantaneous current demand from the supply.
Using a single master clock, each slave ADN8830 should have a
different value phase shift. For example, with four TEC con-
trollers, one slave device should be set for 90° of phase shift,
another for 180°, and the last for 270°. In a daisy-chain configu-
ration, each slave device would be set with equal phase. Using
the previous example, each slave would be set to 90° with its
SYNCOUT pin connected to the next device’s SYNCIN pin.
Examples are shown in Figures 7 and 8.
VDD
24
25 ADN8830 28 NC
7
SLAVE
50k
29
24
26
1k
1nF
150k
0.1F
25 ADN8830 28
MASTER
25 ADN8830 28 NC
7
SLAVE
6
29
26
100k
29
24
26
1k
1nF
0.1F
RFREQ
100k
1.5M
25 ADN8830 28 NC
7
SLAVE
150k
24
29
26
1k
1nF
0.1F
50k
1.5M
Figure 7. Multiple ADN8830 Devices Driven from
a Master Clock
Soft Start on Power-Up
The ADN8830 can be programmed to ramp up for a specified
time after the power supply is applied or after shutdown is
de-asserted. This feature, known as soft start, is useful for
gradually increasing the duty cycle of the PWM amplifier. The
soft start time is set with a single capacitor connected from Pin 27
to ground according to Equation 14.
τSS = 150 × CSS
(14)
where CSS is the value of the capacitor in microfarads, and SS is
the soft start time in milliseconds. To set a soft start time of 15 ms,
CSS should equal 0.1 μF. A minimum soft start time of 10 ms is
recommended to ensure proper initialization of the ADN8830
on power-up.
Shutdown Mode
The ADN8830 has a shutdown mode that deactivates the output
stage and puts the device into a low current standby state. The
current draw for the ADN8830 in shutdown is less than 100 μA.
The shutdown input, Pin 3, is active low. To shut down the
device, Pin 3 should be driven to logic low. Once a logic high is
applied, the ADN8830 will reactivate after the delay set by the
soft start circuitry. Refer to the Soft Start on Power-Up section
for more details on this feature.
Pin 3 should not be left floating as there are no internal pull-up
or pull-down resistors. If the shutdown function is not required,
Pin 3 should be tied to VDD to ensure the device is always active.
Compensation Loop
The ADN8830 TEC controller has a built-in amplifier dedicated
for loop compensation. The exact compensation network is set
by the user and can vary from a simple integrator to PI, PID, or
any other type of network. The type of compensation and com-
ponent values should be determined by the user since it will
depend on the thermal response of the object and the TEC. One
method for determining these values empirically is to input a step
function to TEMPSET, thus changing the target temperature,
and adjusting the compensation network to minimize the set-
tling time of the object’s temperature.
A typical compensation network used for temperature control
of a laser module is a PID loop, which consists of a very low
frequency pole and two separate zeros at higher frequencies.
Figure 9 shows a simple network for implementing PID com-
pensation. An additional pole is added at a higher frequency
than the zeros to reduce the noise sensitivity of the control loop.
The bode plot of the magnitude is shown in Figure 10.
VDD
24
1nF
0.1F 1k24
1nF
0.1F 1k24
1nF
0.1F 1k24
NC 25 ADN8830 28
MASTER
25 ADN8830 28
7
SLAVE
25 ADN8830 28
7
SLAVE
25 ADN8830 28 NC
7
SLAVE
6
29
150k
26
150k
29
26
150k
29
26
29
26
RFREQ
50k
1.5M
50k
1.5M
50k
1.5M
REV. D
Figure 8. Multiple ADN8830 Devices Using a Daisy Chain
–11–
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]