DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

DM336P View Datasheet(PDF) - Unspecified

Part Name
Description
Manufacturer
DM336P Datasheet PDF : 40 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
DM336P
V.34 Integrated Data/ Fax/Voice/Speakerphone Modem Device Set
Chip 3 : DM6380 Analog Front End (AFE) Description
DM6380 Description
The DM6380 is a single chip Analog Front End (AFE)
designed to implement voice grade modem up to
33600bps. It is used as a portion of a complete
modem device set. The AFE converts the analog
signal into digital form and transfers the digital data to
the DSP through the serial port. All the clock
information needed in a modem device is also
generated in this device. The differential analog
outputs are provided to acquire the maximum output
signal level. An audio monitor whose volume is
programmable is built in to monitor the on-line signal.
Inside the device, a 16-bit ADC and a 16-bit DAC with
over-sampling and noise-shaping techniques is
implemented to maximize performance for high speed
modem. It offers wide-band transmit and receive
filters so that the voice band signal is transmitted or
received without amplitude distortion and with
minimum group delay. In order to support the multi-
mode modem standards, such as V.34, V.32bis, V.32,
V.22bis, V.22, V.23, V.21, Bell 212A, Bell 103, V.17,
V.29, V.27ter, the programmable baud and data rate
clock generators are provided. For the asymmetric
channel usage, the transmit and receive clock
generators are independent. In order to provide the
echo-cancel capability, the receive clock is
synchronized with the transmit clock and the best
receive timing sample is reconstructed by a
reconstruction filter. Transmit Digital Phase Lock
Loop (DPLL) is self-tuning to provide the master,
slave or free-running mode for the data terminal
interface. A software programmable receive DPLL
that is step-controllable by the host DSP is
implemented to get the best samples for the relevant
signal processing.
DM6380 Block Diagram
RxSCLK
RxDCLK
Rx Clock
System
SCLK
RFS
DOR
DIR
TFS
DOT
DIT
Digital
Interface
Digital
Reconstruction
Filter
Tx Clock
System
Control
Registers
Tx Filter &
DAC
Divider
LPF &
Attenuator
Voltage Reference
Rx Filter &
ADC
0/-6 dB
Audio Amplifier
Power-on
Detector
TxSCLK*2
TxDCLK
ExtCLK
CLKIN
TxA1
TxA2
VREFP
VCM
VREFN
RxIN
SPKR
Final
29
Version: DM336P-DS-F02
August 15, 2000
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]