DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

M48T35-70MH6E View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
M48T35-70MH6E
ST-Microelectronics
STMicroelectronics ST-Microelectronics
M48T35-70MH6E Datasheet PDF : 29 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Operation modes
2
Operation modes
M48T35 M48T35Y
As Figure 4 on page 7 shows, the static memory array and the quartz controlled clock
oscillator of the M48T35/Y are integrated on one silicon chip. The two circuits are
interconnected at the upper eight memory locations to provide user accessible BYTEWIDE
clock information in the bytes with addresses 7FF8h-7FFFh.
The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour
BCD format. Corrections for 28, 29 (leap year - valid until 2100), 30, and 31 day months are
made automatically. Byte 7FF8h is the clock control register. This byte controls user access
to the clock information and also stores the clock calibration setting.
The eight clock bytes are not the actual clock counters themselves; they are memory
locations consisting of BiPORTâ„¢ READ/WRITE memory cells. The M48T35/Y includes a
clock control circuit which updates the clock bytes with current information once per second.
The information can be accessed by the user in the same manner as any other location in
the static memory array.
The M48T35/Y also has its own Power-fail Detect circuit. The control circuitry constantly
monitors the single 5V supply for an out of tolerance condition. When VCC is out of
tolerance, the circuit write protects the SRAM, providing a high degree of data security in the
midst of unpredictable system operation brought on by low VCC. As VCC falls below the
Battery Back-up Switchover Voltage (VSO), the control circuitry connects the battery which
maintains data and clock operation until valid power returns.
Table 2.
Mode
Deselect
WRITE
READ
READ
Deselect
Deselect
Operating modes
VCC
4.75 to 5.5V
or
4.5 to 5.5V
VSO to VPFD (min)(1)
≤ VSO(1)
E
G
W DQ0-DQ7
VIH
X
X
High Z
VIL
X
VIL
DIN
VIL
VIL
VIH
DOUT
VIL
VIH
VIH
High Z
X
X
X
High Z
X
X
X
High Z
1. See Table 11 on page 20 for details.
Note:
X = VIH or VIL; VSO = Battery Back-up Switchover Voltage.
Power
Standby
Active
Active
Active
CMOS Standby
Battery Back-up
Mode
2.1
Read mode
The M48T35/Y is in the READ Mode whenever W (WRITE Enable) is high and E (Chip
Enable) is low. The unique address specified by the 15 Address Inputs defines which one of
the 32,768 bytes of data is to be accessed. Valid data will be available at the Data I/O pins
within Address Access time (tAVQV) after the last address input signal is stable, providing
that the E and G access times are also satisfied.
If the E and G access times are not met, valid data will be available after the latter of the
Chip Enable Access time (tELQV) or Output Enable Access time (tGLQV).
The state of the eight three-state Data I/O signals is controlled by E and G. If the outputs are
activated before tAVQV, the data lines will be driven to an indeterminate state until tAVQV.
8/29
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]