DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

AM186ED-40VC View Datasheet(PDF) - Advanced Micro Devices

Part Name
Description
Manufacturer
AM186ED-40VC Datasheet PDF : 88 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
PRELIMINARY
n Enhanced performance—The Am186ED/EDLV
microcontrollers increase the performance of
80C186/188 systems, and the nonmultiplexed ad-
dress bus offers unbuffered access to memory.
n Enhanced functionality—The enhanced on-chip
peripherals of the Am186ED/EDLV microcontrollers
include two asynchronous serial ports, 32 PIOs, a
watchdog timer, additional interrupt pins, a pulse
width demodulation option, DMA directly to and from
the serial ports, 8-bit and 16-bit programmable bus
sizing, a 16-bit reset configuration register, and en-
hanced chip-select functionality.
Clock Generation
The integrated clock generation circuitry of the
Am186ED/EDLV microcontrollers enables the use of a
1x crystal frequency. The Am186ED design in Figure 1
achieves 40-MHz CPU operation, while using a 40-
MHz crystal.
Application Considerations
The integration enhancements of the Am186ED/EDLV
microcontrollers provide a high-performance, low-sys-
tem-cost solution for 16-bit embedded microcontroller
designs. The nonmultiplexed address bus eliminates
the need for system-support logic to interface memory
devices, while the multiplexed address/data bus main-
tains the value of previously engineered, customer-
specific peripherals and circuits within the upgraded
design.
Figure 1 illustrates an example system design that
T uses the integrated peripheral set to achieve high per-
formance with reduced system cost.
Memory Interface
F The Am186ED/EDLV microcontrollers integrate a ver-
satile memory controller which supports direct memory
accesses to DRAM, SRAM, Flash, EPROM, and ROM.
No external glue logic is required and all required con-
trol signals are provided. The peripheral chip selects
A have been enhanced to allow them to overlap the
DRAM. This allows a small 1.5K portion of the DRAM
memory space to be used for peripherals without bus
contention.
R The improved memory timing specifications of the
Am186ED/EDLV microcontrollers allow for zero-wait-
state operation at 40 MHz using 50-ns DRAM, 70-ns
SRAM, or 70-ns Flash memory. For 60-ns DRAM one
wait state is required at 40 MHz and zero wait states at
D 33 MHz and below. For 70-ns DRAM two wait states
0-6
Figure 1. Am186ED Microcontroller Example
System Design
Direct Memory Interface Example
Figure 1 illustrates the direct memory interface of the
Am186ED microcontroller. The processor’s A19–A0
bus connects to the memory address inputs, the AD
bus connects to the data inputs and outputs, and the
chip selects connect to the memory chip-select inputs.
The odd A1–A17 address pins connect to the DRAM
are required at 40 MHz, one wait state at 33 MHz, and
multiplexed address bus.
zero wait states at 25 MHz and below. This reduces The RD output connects to the DRAM Output Enable
overall system cost by enabling the use of commonly (OE) pin for read operations. Write operations use the
available memory speeds and taking advantage of WR output connected to the DRAM Write Enable (WE)
DRAM’s lower cost per bit over SRAM.
pin. The UCAS and LCAS pins provide byte selection.
Figure 1 also shows an implementation of an RS-232
console or modem communications port. The RS-232
to CMOS voltage-level converter is required for the
electrical interface with the external device.
Am186ED/EDLV Microcontrollers
11
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]