DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

M1A3P600-1FGG484 View Datasheet(PDF) - Microsemi Corporation

Part Name
Description
Manufacturer
M1A3P600-1FGG484 Datasheet PDF : 220 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
ProASIC3 Flash Family FPGAs
Table 2-13 • Summary of I/O Output Buffer Power (Per Pin) – Default I/O Software Settings 1
Applicable to Standard I/O Banks
Single-Ended
CLOAD (pF)
VCCI (V)
Static Power
PDC3 (mW) 2
Dynamic Power
PAC10 (µW/MHz) 3
3.3 V LVTTL / 3.3 V LVCMOS
35
3.3
3.3 V LVCMOS Wide Range4
35
3.3
431.08
431.08
2.5 V LVCMOS
35
2.5
247.36
1.8 V LVCMOS
35
1.8
128.46
1.5 V LVCMOS (JESD8-11)
35
1.5
89.46
Notes:
1. Dynamic power consumption is given for standard load and software default drive strength and output slew.
2. PDC3 is the static power (where applicable) measured on VCCI.
3. PAC10 is the total dynamic power measured on VCC and VCCI.
4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification.
Revision 13
2-9
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]