DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

M12L16161A-7TIG2Q View Datasheet(PDF) - Unspecified

Part Name
Description
Manufacturer
M12L16161A-7TIG2Q
ETC
Unspecified ETC
M12L16161A-7TIG2Q Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
ESMT
FUNCTIONAL BLOCK DIAGRAM
M12L16161A (2Q)
Operation Temperature Condition -40°C~85°C
Bank Select
Data Input Register
LWE
LDQM
CLK
ADD
512K x 16
DQi
512K x 16
Column Decoder
LCKE
LRAS LCBR LWE
Latency & Burst Length
Programming Register
LCAS
LWCBR
LDQM
Timing Register
CLK CKE CS RAS CAS WE L(U)DQM
PIN FUNCTION DESCRIPTION
Pin
CLK
Name
System Clock
CS
Chip Select
CKE
Clock Enable
A0 ~ A10/AP Address
BA
Bank Select Address
RAS
Row Address Strobe
CAS
Column Address Strobe
WE
Write Enable
L(U)DQM
Data Input / Output Mask
DQ0 ~ 15
VDD/VSS
Data Input / Output
Power Supply/Ground
VDDQ/VSSQ Data Output Power/Ground
N.C/RFU
No Connection/
Reserved for Future Use
Input Function
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and L(U)DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
Row / column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA10, column address : CA0 ~ CA7
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with
CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS , WE active.
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when L(U)DQM active.
Data inputs/outputs are multiplexed on the same pins.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide improved
noise immunity.
This pin is recommended to be left No Connection on the device.
Elite Semiconductor Memory Technology Inc.
Publication Date : Feb. 2012
Revision : 1.0
2/28
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]