DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

AD7708BR-REEL View Datasheet(PDF) - Analog Devices

Part Name
Description
Manufacturer
AD7708BR-REEL Datasheet PDF : 44 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
AD7708/AD7718
AD0C2
AD0C1
AD0C0
RN2
RN1
RN0
Table XVI. ADC Control Register (ADCCON) Bit Designations (continued)
ADC Range Bits
Written by the user to select the ADC input range as follows
RN2
RN1
RN0
Selected ADC Input Range (VREF = 2.5 V)
0
0
0
± 20 mV
0
0
1
± 40 mV
0
1
0
± 80 mV
0
1
1
± 160 mV
1
0
0
± 320 mV
1
0
1
± 640 mV
1
1
0
± 1.28 V
1
1
1
± 2.56 V
Filter Register (A3, A2, A1, A0 = 0, 0, 1, 1; Power-On Reset = 45Hex)
The Filter Register is an 8-bit register from which data can be read or to which data can be written. This register determines the
amount of averaging performed by the sinc filter. Table XVII outlines the bit designations for the Filter Register. FR7 through FR0
indicate the bit location, FR denoting the bits are in the Filter Register. FR7 denotes the first bit of the data stream. The number in
brackets indicates the power-on/reset default status of that bit. The number in this register is used to set the decimation factor and
thus the output update rate for the ADCs. The filter register cannot be written to by the user the ADC is active. The update rate is
used for the ADCs is calculated as follows:
( ) 1
fADC = × fMOD CHOP Enabled CHOP = 0
3
( ) 1
fADC =
× fMOD CHOP Disabled CHOP = 1
8 × SF
where
fADC = ADC Output Update Rate,
fMOD = Modulator Clock Frequency = 32.768 kHz,
SF = Decimal Value Written to SF Register.
Table XVII. Filter Register Bit Designations
FR7
SF7 (0)
FR6
SF6 (1)
FR5
SF5 (0)
FR4
SF4 (0)
FR3
SF3 (0)
FR2
SF2 (1)
FR1
SF1 (0)
FR0
SF0 (1)
The allowable range for SF is 13 decimal to 255 decimal with chop enabled, and the allowable SF range when chop is disabled is 03
decimal to 255 decimal. Examples of SF values and corresponding conversion rate (fADC) and time (tADC) are shown in Table XVIII.
It should be noted that optimum performance is obtained when operating with chop enabled. When chopping is enabled (CHOP = 0),
the filter register is loaded with FF HEX during a calibration cycle. With chop disabled (CHOP =1), the value in the filter register is
used during calibration.
SF (Dec)
03
13
69
255
SF (Hex)
03
0D
45
FF
Table XVIII. Update Rate vs. SF Word
CHOP Enabled
fADC (Hz)
tADC (ms)
N/A
105.3
19.79
5.35
N/A
9.52
50.34
186.77
CHOP Disabled
fADC (Hz)
tADC (ms)
1365.33
315
59.36
16.06
0.732
3.17
16.85
62.26
REV. 0
–29–
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]