DatasheetQ Logo
Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits

AD1674KR View Datasheet(PDF) - Analog Devices

Part Name
Description
Manufacturer
AD1674KR
ADI
Analog Devices ADI
AD1674KR Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Typical Dynamic Performance–AD1674
fSAMPLE = 100kSPS
FULL-SCALE = +10V
80
0dB INPUT
70
0
60
–20dB INPUT
–20
THD
50
–40
40
–60
30
–80
–100
3RD
HARMONIC
2NDHARMONIC
20
–60dB INPUT
10
–120
1
0
10
100
1000
10000
1
10
100
1000
10000
INPUT FREQUENCY – kHz
INPUT FREQUENCY – kHz
Figure 5. Harmonic Distortion vs.
Figure 6. S/(N+D) vs. Input Frequency
Input Frequency
and Amplitude
Figure 7. S/(N+D) vs. Input Amplitude
0
0
–10
–20
–20
–30
–40
–40
–60
–50
–60
–80
–70
–80
–100
–90
–120
–100
–110
–140
0
5 10 15 20 25 30 35 40 45 50
FREQUENCY – kHz
Figure 8. Nonaveraged 2048 Point FFT
at 100 kSPS, fIN = 25.049 kHz
–120
–130
0
5
10
15
20
25
30
35
40
45
50
FREQUENCY – kHz
Figure 9. IMD Plot for fIN = 9.08 kHz (fa), 9.58 kHz (fb)
GENERAL CIRCUIT OPERATION
The AD1674 is a complete 12-bit, 10 µs sampling analog-to-
digital converter. A block diagram of the AD1674 is shown on
page 7.
When the control section is commanded to initiate a conversion
DAC current sum to be greater than or less than the input cur-
rent. If the sum is less, the bit is left on; if more, the bit is
turned off. After testing all the bits, the SAR contains a 12-bit
binary code which accurately represents the input signal to
within ± 1/2 LSB.
(as described later), it places the sample-and-hold amplifier
(SHA) in the hold mode, enables the clock, and resets the suc-
cessive approximation register (SAR). Once a conversion cycle
has begun, it cannot be stopped or restarted and data is not
available from the output buffers. The SAR, timed by the inter-
nal clock, will sequence through the conversion cycle and return
an end-of-convert flag to the control section when the conver-
sion has been completed. The control section will then disable
the clock, switch the SHA to sample mode, and delay the STS
LOW going edge to allow for acquisition to 12-bit accuracy.
CONTROL LOGIC
The AD1674 may be operated in one of two modes, the full-
control mode and the stand-alone mode. The full-control mode
utilizes all the AD1674 control signals and is useful in systems
that address decode multiple devices on a single data bus. The
stand-alone mode is useful in systems with dedicated input ports
available and thus not requiring full bus interface capability.
Table I is a truth table for the AD1674, and Figure 10 illus-
trates the internal logic circuitry.
The control section will allow data read functions by external
command anytime during the SHA acquisition interval.
Table I. AD1674A Truth Table
During the conversion cycle, the internal 12-bit, 1 mA full-scale CE CS R/C 12/8 A0 Operation
current output DAC is sequenced by the SAR from the most
significant bit (MSB) to the least significant bit (LSB) to pro-
vide an output that accurately balances the current through the
5 kresistor from the input signal voltage held by the SHA.
The SHA’s input scaling resistors divide the input voltage by 2
0X X
X1 X
10 0
10 0
X X None
X X None
X 0 Initiate 12-Bit Conversion
X 1 Initiate 8-Bit Conversion
for the 10 V input span and by 4 V for the 20 V input span,
10 1
maintaining a 1 mA full-scale output current through the 5 k
10 1
resistor for both ranges. The comparator determines whether
10 1
the addition of each successively weighted bit current causes the
1 X Enable 12-Bit Parallel Output
0 0 Enable 8 Most Significant Bits
0 1 Enable 4 LSBs +4 Trailing Zeroes
REV. C
–9–
 

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]